# Gibbot v4 Code

#### Andrew Griesemer

April 26, 2014

## $1 I^2C$

The Gibbot PCB uses I<sup>2</sup>C communication between the dsPIC in each link. The dsPICs also each communicate with a MPU-9150 Nine Axis Sensor via I<sup>2</sup>C. To maintain compatibility, the I<sup>2</sup>C protocol between the two dsPICs will be based off of the I<sup>2</sup>C used by the MPU-9150. For communication between the two dsPICs the dsPIC in the top link will act as master and the dsPIC in the lower link will act as slave. For communication between the dsPICs and the MPU-9150 both dsPICs will act as master. This section references three documents in the footnotes. Those documents are:

MPU-9150 Product Specification Revision 4.3

http://www.invensense.com/mems/gyro/documents/PS-MPU-9150A-00v4\_3.pdf

dsPIC33/PIC24 Family Reference Manual: Inter-Integrated Circuit (I2C) Section

http://ww1.microchip.com/downloads/en/DeviceDoc/70000195f.pdf

dsPIC33EPXXX(GP/MC/MU)806/810/814 Data Sheet (10/17/2012)

http://ww1.microchip.com/downloads/en/DeviceDoc/70616g.pdf

#### 1.1 Commands

Single-Byte Write Sequence

| Master          | S    | AD+W     |      | RA |     | DA | ATA  |      | Р    |      |     |     |   |  |  |
|-----------------|------|----------|------|----|-----|----|------|------|------|------|-----|-----|---|--|--|
| Slave           |      |          | ACK  |    | ACK |    |      | ACK  |      |      |     |     |   |  |  |
| ırst Writ       | e Se | equence  |      |    |     |    |      |      |      |      |     |     |   |  |  |
| Master          | S    | AD+W     |      | RA |     | DA | TA   |      | DAT  | Α    |     | Р   |   |  |  |
| Slave           |      |          | ACK  |    | ACK |    | -    | ACK  |      |      | ACK |     |   |  |  |
| ngle-By         | te R | ead Sequ | ence |    |     |    |      |      |      |      |     |     |   |  |  |
| ngle-By         | te R | ead Sequ | ence | RA |     | s  | AD+R | 2 1  |      |      | N/  | ACK | Р |  |  |
|                 |      |          | ACK  | RA | ACK | S  | AD+R | R AC | :К [ | DATA |     | ACK | Р |  |  |
| Master<br>Slave | S    |          |      | RA | ACK | S  | AD+R |      | :K [ | DATA |     | ACK | Р |  |  |

| Signal | Description                                                                                |
|--------|--------------------------------------------------------------------------------------------|
| S      | Start Condition: SDA goes from high to low while SCL is high                               |
| AD     | Slave I <sup>2</sup> C address                                                             |
| W      | Write bit (0)                                                                              |
| R      | Read bit (1)                                                                               |
| ACK    | Acknowledge: SDA line is low while the SCL line is high at the 9 <sup>th</sup> clock cycle |
| NACK   | Not-Acknowledge: SDA line stays high at the 9 <sup>th</sup> clock cycle                    |
| RA     | MPU-9150 internal register address                                                         |
| DATA   | Transmit or received data                                                                  |
| Р      | Stop condition: SDA going from low to high while SCL is high                               |
|        |                                                                                            |

Figure 1: I<sup>2</sup>C commands for MPU-9150<sup>1</sup>

The module is responsible for the four different commands shown in Figure 1.

## 1.2 Slave Configuration

Because the slave dsPIC does not control the timing of the  $I^2C$  messages communication is handled by the the  $I^2C$  Slave Interrupt. The initialization code for the  $I^2C$  does four things:

- 1. Sets a 7 bit address that the I<sup>2</sup>C module will recognize as the device address.
- 2. Configures a global pointer variable RegPtr to point to the address of the first slot in an array RegBuffer.

<sup>&</sup>lt;sup>1</sup>From MPU-9150 Product Spec p 34-35

- 3. Initialize the  $I^2C$  slave interrupt
- 4. Turn on the I<sup>2</sup>C module

At the beginning of a transmission the  $I^2C$  module detects the start condition and compares the following address byte with the I2C2ADD register. If the address matches, the  $I^2C$  Slave Interrupt flag is set, the D/A bit in the I2C2STAT register is cleared and the R/W bit in the I2C2STAT register is modified to reflect the R/W bit in the command. If the address does not match, the module takes no action and all following bytes are ignored until after a stop condition is detected.

```
void __attribute__((interrupt, no_auto_psv)) _SI2C2Interrupt(void) {
/* I2C module will read to detect the address 11011010 being sent by the
* master. The final bit of the address is the Read/Write
* bit which is interpreted by the module.
    1101101R
 */
int i;
unsigned char tempvar = 0;
                           //If Master device is sending a write command
if (I2C2STATbits.R<sub>-</sub>W) {
    if(!I2C2STATbits.D\_A){ // If byte received was device address
        tempvar = I2C2RCV; //Dummy read to clear RCV register
        nextByteData = 0;
                           //The following byte will be the register address
        nextByteAddr = 1;
                           //If byte received was data
    } else {
        if (nextByteAddr){
                           //If last byte recieved was device address this
                           //byte is the address of the register to be read.
            RegPtr = RegPtr + I2C2RCV; //Set pointer to desired register
            nextByteAddr = 0;
            nextByteData = 1;
                                   //The following byte will be data
        } else if(nextByteData){
                                  //If last byte recieved was register
                                   //address this byte is data to be written
            *RegPtr = (unsigned char)I2C2RCV; //write data to register
            RegPtr = RegPtr + 1; //Increment pointer by 1 for burst write
        }
    }
} else {
                           //If Master device is sending a read command
    encoder_Read (MOTENC);
    I2C2TRN = *RegPtr;
                           //Load the transmit register with data
    __delay32(12); //Delay for at least 100ns (4 clock cycles)
                   //minimum number of delay cycles for delay32 is 12.
    I2C2CONbits.SCLREL = 1; //Release the clock stretch
    //Wait for the transmit buffer to clear or for a timeout.
    while (I2C2STATbits.TBF && (i < 4000000)) {
    if(i >= 4000000){ //If timeout indicate with LED and restart I2C module
       LED3 = 0;
       I2C2CONbits.I2CEN = 0;
       I2C2CONbits.I2CEN = 1;
```